257 lines
7.5 KiB
C
257 lines
7.5 KiB
C
|
/*
|
||
|
* Copyright 2019 Advanced Micro Devices, Inc.
|
||
|
*
|
||
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
||
|
* copy of this software and associated documentation files (the "Software"),
|
||
|
* to deal in the Software without restriction, including without limitation
|
||
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
||
|
* and/or sell copies of the Software, and to permit persons to whom the
|
||
|
* Software is furnished to do so, subject to the following conditions:
|
||
|
*
|
||
|
* The above copyright notice and this permission notice shall be included in
|
||
|
* all copies or substantial portions of the Software.
|
||
|
*
|
||
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
||
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
||
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
||
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
||
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
||
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
||
|
* OTHER DEALINGS IN THE SOFTWARE.
|
||
|
*
|
||
|
* Authors: AMD
|
||
|
*
|
||
|
*/
|
||
|
|
||
|
#include "dmub_abm.h"
|
||
|
#include "dce_abm.h"
|
||
|
#include "dc.h"
|
||
|
#include "dc_dmub_srv.h"
|
||
|
#include "dmub/dmub_srv.h"
|
||
|
#include "core_types.h"
|
||
|
#include "dm_services.h"
|
||
|
#include "reg_helper.h"
|
||
|
#include "fixed31_32.h"
|
||
|
|
||
|
#include "atom.h"
|
||
|
|
||
|
#define TO_DMUB_ABM(abm)\
|
||
|
container_of(abm, struct dce_abm, base)
|
||
|
|
||
|
#define REG(reg) \
|
||
|
(dce_abm->regs->reg)
|
||
|
|
||
|
#undef FN
|
||
|
#define FN(reg_name, field_name) \
|
||
|
dce_abm->abm_shift->field_name, dce_abm->abm_mask->field_name
|
||
|
|
||
|
#define CTX \
|
||
|
dce_abm->base.ctx
|
||
|
|
||
|
#define DISABLE_ABM_IMMEDIATELY 255
|
||
|
|
||
|
|
||
|
|
||
|
static void dmub_abm_enable_fractional_pwm(struct dc_context *dc)
|
||
|
{
|
||
|
union dmub_rb_cmd cmd;
|
||
|
uint32_t fractional_pwm = (dc->dc->config.disable_fractional_pwm == false) ? 1 : 0;
|
||
|
uint32_t edp_id_count = dc->dc_edp_id_count;
|
||
|
int i;
|
||
|
uint8_t panel_mask = 0;
|
||
|
|
||
|
for (i = 0; i < edp_id_count; i++)
|
||
|
panel_mask |= 0x01 << i;
|
||
|
|
||
|
memset(&cmd, 0, sizeof(cmd));
|
||
|
cmd.abm_set_pwm_frac.header.type = DMUB_CMD__ABM;
|
||
|
cmd.abm_set_pwm_frac.header.sub_type = DMUB_CMD__ABM_SET_PWM_FRAC;
|
||
|
cmd.abm_set_pwm_frac.abm_set_pwm_frac_data.fractional_pwm = fractional_pwm;
|
||
|
cmd.abm_set_pwm_frac.abm_set_pwm_frac_data.version = DMUB_CMD_ABM_CONTROL_VERSION_1;
|
||
|
cmd.abm_set_pwm_frac.abm_set_pwm_frac_data.panel_mask = panel_mask;
|
||
|
cmd.abm_set_pwm_frac.header.payload_bytes = sizeof(struct dmub_cmd_abm_set_pwm_frac_data);
|
||
|
|
||
|
dc_dmub_srv_cmd_queue(dc->dmub_srv, &cmd);
|
||
|
dc_dmub_srv_cmd_execute(dc->dmub_srv);
|
||
|
dc_dmub_srv_wait_idle(dc->dmub_srv);
|
||
|
}
|
||
|
|
||
|
static void dmub_abm_init(struct abm *abm, uint32_t backlight)
|
||
|
{
|
||
|
struct dce_abm *dce_abm = TO_DMUB_ABM(abm);
|
||
|
|
||
|
REG_WRITE(DC_ABM1_HG_SAMPLE_RATE, 0x3);
|
||
|
REG_WRITE(DC_ABM1_HG_SAMPLE_RATE, 0x1);
|
||
|
REG_WRITE(DC_ABM1_LS_SAMPLE_RATE, 0x3);
|
||
|
REG_WRITE(DC_ABM1_LS_SAMPLE_RATE, 0x1);
|
||
|
REG_WRITE(BL1_PWM_BL_UPDATE_SAMPLE_RATE, 0x1);
|
||
|
|
||
|
REG_SET_3(DC_ABM1_HG_MISC_CTRL, 0,
|
||
|
ABM1_HG_NUM_OF_BINS_SEL, 0,
|
||
|
ABM1_HG_VMAX_SEL, 1,
|
||
|
ABM1_HG_BIN_BITWIDTH_SIZE_SEL, 0);
|
||
|
|
||
|
REG_SET_3(DC_ABM1_IPCSC_COEFF_SEL, 0,
|
||
|
ABM1_IPCSC_COEFF_SEL_R, 2,
|
||
|
ABM1_IPCSC_COEFF_SEL_G, 4,
|
||
|
ABM1_IPCSC_COEFF_SEL_B, 2);
|
||
|
|
||
|
REG_UPDATE(BL1_PWM_CURRENT_ABM_LEVEL,
|
||
|
BL1_PWM_CURRENT_ABM_LEVEL, backlight);
|
||
|
|
||
|
REG_UPDATE(BL1_PWM_TARGET_ABM_LEVEL,
|
||
|
BL1_PWM_TARGET_ABM_LEVEL, backlight);
|
||
|
|
||
|
REG_UPDATE(BL1_PWM_USER_LEVEL,
|
||
|
BL1_PWM_USER_LEVEL, backlight);
|
||
|
|
||
|
REG_UPDATE_2(DC_ABM1_LS_MIN_MAX_PIXEL_VALUE_THRES,
|
||
|
ABM1_LS_MIN_PIXEL_VALUE_THRES, 0,
|
||
|
ABM1_LS_MAX_PIXEL_VALUE_THRES, 1000);
|
||
|
|
||
|
REG_SET_3(DC_ABM1_HGLS_REG_READ_PROGRESS, 0,
|
||
|
ABM1_HG_REG_READ_MISSED_FRAME_CLEAR, 1,
|
||
|
ABM1_LS_REG_READ_MISSED_FRAME_CLEAR, 1,
|
||
|
ABM1_BL_REG_READ_MISSED_FRAME_CLEAR, 1);
|
||
|
|
||
|
dmub_abm_enable_fractional_pwm(abm->ctx);
|
||
|
}
|
||
|
|
||
|
static unsigned int dmub_abm_get_current_backlight(struct abm *abm)
|
||
|
{
|
||
|
struct dce_abm *dce_abm = TO_DMUB_ABM(abm);
|
||
|
unsigned int backlight = REG_READ(BL1_PWM_CURRENT_ABM_LEVEL);
|
||
|
|
||
|
/* return backlight in hardware format which is unsigned 17 bits, with
|
||
|
* 1 bit integer and 16 bit fractional
|
||
|
*/
|
||
|
return backlight;
|
||
|
}
|
||
|
|
||
|
static unsigned int dmub_abm_get_target_backlight(struct abm *abm)
|
||
|
{
|
||
|
struct dce_abm *dce_abm = TO_DMUB_ABM(abm);
|
||
|
unsigned int backlight = REG_READ(BL1_PWM_TARGET_ABM_LEVEL);
|
||
|
|
||
|
/* return backlight in hardware format which is unsigned 17 bits, with
|
||
|
* 1 bit integer and 16 bit fractional
|
||
|
*/
|
||
|
return backlight;
|
||
|
}
|
||
|
|
||
|
static bool dmub_abm_set_level(struct abm *abm, uint32_t level)
|
||
|
{
|
||
|
union dmub_rb_cmd cmd;
|
||
|
struct dc_context *dc = abm->ctx;
|
||
|
struct dc_link *edp_links[MAX_NUM_EDP];
|
||
|
int i;
|
||
|
int edp_num;
|
||
|
uint8_t panel_mask = 0;
|
||
|
|
||
|
get_edp_links(dc->dc, edp_links, &edp_num);
|
||
|
|
||
|
for (i = 0; i < edp_num; i++) {
|
||
|
if (edp_links[i]->link_status.link_active)
|
||
|
panel_mask |= (0x01 << i);
|
||
|
}
|
||
|
|
||
|
memset(&cmd, 0, sizeof(cmd));
|
||
|
cmd.abm_set_level.header.type = DMUB_CMD__ABM;
|
||
|
cmd.abm_set_level.header.sub_type = DMUB_CMD__ABM_SET_LEVEL;
|
||
|
cmd.abm_set_level.abm_set_level_data.level = level;
|
||
|
cmd.abm_set_level.abm_set_level_data.version = DMUB_CMD_ABM_CONTROL_VERSION_1;
|
||
|
cmd.abm_set_level.abm_set_level_data.panel_mask = panel_mask;
|
||
|
cmd.abm_set_level.header.payload_bytes = sizeof(struct dmub_cmd_abm_set_level_data);
|
||
|
|
||
|
dc_dmub_srv_cmd_queue(dc->dmub_srv, &cmd);
|
||
|
dc_dmub_srv_cmd_execute(dc->dmub_srv);
|
||
|
dc_dmub_srv_wait_idle(dc->dmub_srv);
|
||
|
|
||
|
return true;
|
||
|
}
|
||
|
|
||
|
static bool dmub_abm_init_config(struct abm *abm,
|
||
|
const char *src,
|
||
|
unsigned int bytes,
|
||
|
unsigned int inst)
|
||
|
{
|
||
|
union dmub_rb_cmd cmd;
|
||
|
struct dc_context *dc = abm->ctx;
|
||
|
uint8_t panel_mask = 0x01 << inst;
|
||
|
|
||
|
// TODO: Optimize by only reading back final 4 bytes
|
||
|
dmub_flush_buffer_mem(&dc->dmub_srv->dmub->scratch_mem_fb);
|
||
|
|
||
|
// Copy iramtable into cw7
|
||
|
memcpy(dc->dmub_srv->dmub->scratch_mem_fb.cpu_addr, (void *)src, bytes);
|
||
|
|
||
|
memset(&cmd, 0, sizeof(cmd));
|
||
|
// Fw will copy from cw7 to fw_state
|
||
|
cmd.abm_init_config.header.type = DMUB_CMD__ABM;
|
||
|
cmd.abm_init_config.header.sub_type = DMUB_CMD__ABM_INIT_CONFIG;
|
||
|
cmd.abm_init_config.abm_init_config_data.src.quad_part = dc->dmub_srv->dmub->scratch_mem_fb.gpu_addr;
|
||
|
cmd.abm_init_config.abm_init_config_data.bytes = bytes;
|
||
|
cmd.abm_init_config.abm_init_config_data.version = DMUB_CMD_ABM_CONTROL_VERSION_1;
|
||
|
cmd.abm_init_config.abm_init_config_data.panel_mask = panel_mask;
|
||
|
|
||
|
cmd.abm_init_config.header.payload_bytes = sizeof(struct dmub_cmd_abm_init_config_data);
|
||
|
|
||
|
dc_dmub_srv_cmd_queue(dc->dmub_srv, &cmd);
|
||
|
dc_dmub_srv_cmd_execute(dc->dmub_srv);
|
||
|
dc_dmub_srv_wait_idle(dc->dmub_srv);
|
||
|
|
||
|
return true;
|
||
|
}
|
||
|
|
||
|
static const struct abm_funcs abm_funcs = {
|
||
|
.abm_init = dmub_abm_init,
|
||
|
.set_abm_level = dmub_abm_set_level,
|
||
|
.get_current_backlight = dmub_abm_get_current_backlight,
|
||
|
.get_target_backlight = dmub_abm_get_target_backlight,
|
||
|
.init_abm_config = dmub_abm_init_config,
|
||
|
};
|
||
|
|
||
|
static void dmub_abm_construct(
|
||
|
struct dce_abm *abm_dce,
|
||
|
struct dc_context *ctx,
|
||
|
const struct dce_abm_registers *regs,
|
||
|
const struct dce_abm_shift *abm_shift,
|
||
|
const struct dce_abm_mask *abm_mask)
|
||
|
{
|
||
|
struct abm *base = &abm_dce->base;
|
||
|
|
||
|
base->ctx = ctx;
|
||
|
base->funcs = &abm_funcs;
|
||
|
base->dmcu_is_running = false;
|
||
|
|
||
|
abm_dce->regs = regs;
|
||
|
abm_dce->abm_shift = abm_shift;
|
||
|
abm_dce->abm_mask = abm_mask;
|
||
|
}
|
||
|
|
||
|
struct abm *dmub_abm_create(
|
||
|
struct dc_context *ctx,
|
||
|
const struct dce_abm_registers *regs,
|
||
|
const struct dce_abm_shift *abm_shift,
|
||
|
const struct dce_abm_mask *abm_mask)
|
||
|
{
|
||
|
struct dce_abm *abm_dce = kzalloc(sizeof(*abm_dce), GFP_KERNEL);
|
||
|
|
||
|
if (abm_dce == NULL) {
|
||
|
BREAK_TO_DEBUGGER();
|
||
|
return NULL;
|
||
|
}
|
||
|
|
||
|
dmub_abm_construct(abm_dce, ctx, regs, abm_shift, abm_mask);
|
||
|
|
||
|
return &abm_dce->base;
|
||
|
}
|
||
|
|
||
|
void dmub_abm_destroy(struct abm **abm)
|
||
|
{
|
||
|
struct dce_abm *abm_dce = TO_DMUB_ABM(*abm);
|
||
|
|
||
|
kfree(abm_dce);
|
||
|
*abm = NULL;
|
||
|
}
|